Company: Qualcomm Technologies, Inc. Job Area: Engineering Group, Engineering Group > Analog Mixed Signal Design General Summary: QCT mixed-signal IP design team is looking for talented analog integrated circuit designers at various levels to help with designing high-speed, high-performance and low-power mixed-signal IPs (SerDes, DDR, PLL, DAC, ADC, sensors, etc.) for Qualcomm’s products targeted for 5G, AI/ML, compute, and automotive applications. QCT mixed-signal design team consists of architects and ASIC designers, protocol experts, signal processing engineers, and algorithm designers and we are looking for new talents in the area of analog circuit design for our ASICs. Responsibilities: Work in our analog design team for schematic capture and simulations and participate in architecture definition and analog/digital design partitioning. Schematic capture and simulations in the Cadence Virtuoso tool suite. Work with cross functional teams (i.e. layout and digital teams). Work with testing team for silicon bringup and debugging. Required for this Role: Master's degree in Electrical Engineering or related field. Demonstrated interest in analog circuit design by course selections and/or work experience. Experience working with ASIC design tools such as Cadence Virtuoso. Preferred Qualifications: Several years of industry experience in the area of analog integrated circuit/system design. Experience as a high-speed analog designer of mixed-signal IPs, such as CTLE, CDR, PLL RXAFE, PLL, DAC, ADC. Familiar with Matlab and Python and good understanding of architecture, system and integration aspects for mixed-signal. Good understanding of design for yield and production challenges with high-speed serial links. Good understanding of Signals and Systems, Sampled Domain signal processing a plus. Minimum Qualifications: Bachelor's Degree in Electrical Engineering with 2+ years of experience with analog or mixed-signal integrated circuit design in nanometer planar CMOS or FinFET and 4+ years of ASIC design, verification, or related work experience. OR Master's degree in Electrical Engineering or related field and 4+ years of ASIC design, verification, or related work experience. OR PhD in Electrical Engineering or related field and 2+ of years ASIC design, verification, or related work experience. 2+ years of experience using one or more design tools (e.g., CADENCE, SPICE, MATLAB, and/or Verilog/VHDL). #J-18808-Ljbffr Qualcomm
...Job Description Job Description EVENTS TEAM MEMBER - Ballparks of America/Sho-Me Sports Facilities Management, LLC LOCATION: Branson West, MO DEPARTMENT: EVENTS REPORTS TO: OPERATIONS DIRECTOR STATUS: PART-TIME (NON-EXEMPT) ABOUT THE COMPANY Ballparks...
...Job Description Job Description Overview In this position, youll play a vital role in the installation and support of solar panel systems while contributing to various construction, mechanical, and industrial projects across diverse industries. From solar energy...
...hourly pay while on duty, not driving. Weekly performance pay. Paid orientation. Paid time off after 6 months, plus 6 days of... ...a change of pace from driving to unload freight. Elite paid training Learn how to master the unique work of tanker driving with industry...
...Description Expanded Duties Dental Assistant (EDDA)Sign On Bonus: $600 Location: 130 Stonecrest Rd STE 101, Shelbyville, KY 40065 Position Type: Part-Time Salary: Up to $25/HR based upon experience Join Our Caring Dental Family as an Expanded Duties Dental...
...policyholders. WHO YOU ARE: As a Director, Client Delivery Lead, you will lead and manage key client delivery relationships, working to... ...confidence, and presenting a comprehensive view of Zinnia's services, products, and technology for client leverage. The role...